首页> 外文期刊>IEEE Electron Device Letters >Low-temperature and low thermal budget fabrication of polycrystalline silicon thin-film transistors
【24h】

Low-temperature and low thermal budget fabrication of polycrystalline silicon thin-film transistors

机译:多晶硅薄膜晶体管的低温低热预算制造

获取原文
获取原文并翻译 | 示例

摘要

A top-gate self-aligned n-channel polycrystalline silicon (poly-Si) thin-film transistor (TFT) has been fabricated with low temperature (/spl les/550/spl deg/C) and low thermal budget process. The ultrahigh vacuum chemical vapor deposition (UHV/CVD) grown poly-Si was served as the channel film, the chemical mechanical polishing (CMP) technique was used to polish the channel surface, plasma-enhanced chemical vapor deposited (PECVD) tetraethylorthosilicate (TEOS) oxide was used as the gate dielectric, and NH/sub 3/ plasma was used to passive the device. In this process, the solid phase crystallization (SPC) step is not needed. A field effect mobility of 46 cm/sup 2//V-s, ON/OFF current ratio of over 10/sup 7/, and threshold voltage of 0.8 V are obtained. The significant reduction in process temperature and thermal budget make this process advantageous for larger-area-display peripheral driver circuits on glass substrate.
机译:顶栅自对准n沟道多晶硅(poly-Si)薄膜晶体管(TFT)的制造工艺具有低温(/ spl les / 550 / spl deg / C)和低热预算工艺。将超高真空化学气相沉积(UHV / CVD)生长的多晶硅用作通道膜,使用化学机械抛光(CMP)技术抛光通道表面,采用等离子增强化学气相沉积(PECVD)的原硅酸四乙酯(TEOS)氧化物被用作栅极电介质,而NH / sub 3 /等离子被用于使器件无源。在此过程中,不需要固相结晶(SPC)步骤。获得的场效应迁移率为46 cm / sup 2 // V-s,开/关电流比超过10 / sup 7 /,阈值电压为0.8V。工艺温度和热预算的显着降低使该工艺对于玻璃基板上的大面积显示外围驱动器电路而言非常有利。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号