首页> 外文期刊>IEEE Electron Device Letters >Strained-Si Channel Super-Self-Aligned Back-Gate/Double-Gate Planar Transistors
【24h】

Strained-Si Channel Super-Self-Aligned Back-Gate/Double-Gate Planar Transistors

机译:应变硅通道超自对准背栅/双栅平面晶体管

获取原文
获取原文并翻译 | 示例

摘要

We present a reproducible approach to the fabrication of super-self-aligned back-gate/double-gate n-channel and p-channel transistors with thin silicon channels and thick source/drain polysilicon regions. The device structure provides capability for scalable control of channel electrostatics, threshold variability without sacrificing source/drain series resistance, and capability of introducing strain to improve carrier transport. The separate device, circuit, and functional level back-gate access that is available through bottom interconnection also provides capability for adaptive power control and novel circuit design. Both n-channel and p-channel devices are demonstrated with the threshold tuning capability
机译:我们提出了一种具有超薄硅沟道和厚源/漏多晶硅区域的超自对准背栅/双栅n沟道和p沟道晶体管的制造方法。器件结构提供了可扩展控制通道静电的能力,阈值可变性而又不牺牲源极/漏极串联电阻,以及引入应变以改善载流子传输的能力。通过底部互连可获得的单独的设备,电路和功能级后门访问功能还提供了自适应功率控制和新颖的电路设计的功能。演示了N通道和P通道设备具有阈值调整功能

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号