首页> 外文期刊>Electron Device Letters, IEEE >Extraction Technique of Trap Densities in Thin Films and at Insulator Interfaces of Thin-Film Transistors
【24h】

Extraction Technique of Trap Densities in Thin Films and at Insulator Interfaces of Thin-Film Transistors

机译:薄膜和薄膜晶体管绝缘子界面陷阱密度的提取技术

获取原文
获取原文并翻译 | 示例

摘要

We have developed an extraction technique of trap densities in thin films and at insulator interfaces of thin-film transistors (TFTs). These trap densities can be extracted and separated from capacitance–voltage and current–voltage characteristics by numerically calculating $Q = CV$ , Poisson equation, carrier density equations, and Gauss' law. The outstanding advantages are intuitive understandability and a simple algorithm. The validity is confirmed using device simulation, and actual trap densities are extracted for a high-temperature poly-Si TFT.
机译:我们已经开发出一种提取技术,可以捕获薄膜中以及薄膜晶体管(TFT)的绝缘体界面处的陷阱密度。通过数值计算$ Q = CV $,泊松方程,载流子密度方程和高斯定律,可以提取这些陷阱密度并将其与电容-电压和电流-电压特性分离。突出的优点是直观的易懂性和简单的算法。使用器件仿真确认了有效性,并提取了高温多晶硅TFT的实际陷阱密度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号