首页> 外文期刊>Circuits, systems, and signal processing >DA-Based Efficient Testable FIR Filter Implementation on FPGA Using Reversible Logic
【24h】

DA-Based Efficient Testable FIR Filter Implementation on FPGA Using Reversible Logic

机译:使用可逆逻辑在FPGA上基于DA的高效可测试FIR滤波器实现

获取原文
获取原文并翻译 | 示例

摘要

This paper discusses the FPGA implementation of finite impulse response (FIR) filters using a testable reversible logic-based design. The implementation is based on distributed arithmetic (DA) which substitutes multiply-and-accumulate operations with a series of look-up table (LUT) accesses. The canonical signed digit (CSD) representation is used to represent the coefficients which are compared with sum-of-powers-of-two (SOPOT) technique of coefficients representation. Distributed arithmetic provides a multiplication-free method for calculating inner products of fixed-point data, based on table look-ups of pre-calculated partial products. The implementation results are provided to demonstrate a high-speed and low power proposed architecture. The proposed filter is implemented in very high speed integrated circuit hardware description language (VHDL) and verified via simulation. The reversible architecture scheme yields significantly reduced complexity, low power, and high speed features. The major concern with reversible gates is the reduction of garbage outputs and constant inputs. The proposed gate has less garbage outputs and constant inputs, which are important parameters for reversible designs. The proposed method offers average reductions of 30 % in the number of LUT, 42 % reduction in occupied slices and 38 % reduction in the number gates for low pass FIR filter implementation method. The proposed design shows 45 % improvement in performance as compared to existing one.
机译:本文讨论了使用可测试的基于可逆逻辑的设计的有限冲激响应(FIR)滤波器的FPGA实现。该实现基于分布式算术(DA),该算法用一系列查找表(LUT)访问来代替乘法和累加运算。使用标准正负号(CSD)表示来表示系数,并将其与系数表示的二乘幂和(SOPOT)技术进行比较。分布式算法基于预先计算的部分乘积的表查询,提供了一种用于计算定点数据内积的无乘法方法。提供实施结果以演示高速低功耗提议的体系结构。所提出的滤波器以超高速集成电路硬件描述语言(VHDL)实现,并通过仿真进行了验证。可逆的体系结构方案显着降低了复杂性,低功耗和高速功能。可逆闸门的主要问题是减少垃圾输出和恒定输入。拟议的门具有较少的垃圾输出和恒定的输入,这是可逆设计的重要参数。对于低通FIR滤波器实现方法,该方法可将LUT的数量平均减少30%,将占用的条带数量减少42%,将门数量减少38%。所提出的设计与现有设计相比,性能提高了45%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号