首页> 外文期刊>IEE proceedings, Part K. Vision, image and signal processing >RAPID PROTOTYPING - Area efficient FIR filters for high speed FPGA implementation
【24h】

RAPID PROTOTYPING - Area efficient FIR filters for high speed FPGA implementation

机译:快速原型设计-面积有效的FIR滤波器,用于高速FPGA实现

获取原文
获取原文并翻译 | 示例
           

摘要

A new algorithm that synthesises multiplier blocks with low hardware requirement suitable for implementation as part of full-parallel finite impulse response (FIR) filters is presented. Although the techniques in use are applicable to implementation on application-specific integrated circuit (ASIC) and Structured ASIC technologies, analysis is performed using field programmable gate array (FPGA) hardware. Fully pipelined, full-parallel transposed-form FIR filters with multiplier block were generated using the new and previous algorithms, implemented on an FPGA target and the results compared. Previous research in this field has concentrated on minimising multiplier block adder cost but the results presented here demonstrate that this optimisation goal does not minimise FPGA hardware. Minimising multiplier block logic depth and pipeline registers is shown to have the greatest influence in reducing FPGA area cost. In addition to providing lower area solutions than existing algorithms, comparisons with equivalent filters generated using the distributed arithmetic technique demonstrate further area advantages of the new algorithm
机译:提出了一种新算法,该算法可合成硬件要求较低的乘法器块,适合作为全并行有限脉冲响应(FIR)滤波器的一部分来实现。尽管所使用的技术适用于在专用集成电路(ASIC)和结构化ASIC技术上实现,但是使用现场可编程门阵列(FPGA)硬件进行分析。使用新算法和先前算法生成了具有乘法器模块的全流水线,全并行转置形式的FIR滤波器,并在FPGA目标上实现了该算法,并对结果进行了比较。该领域的先前研究集中在最小化乘法器块加法器成本上,但此处给出的结果表明,该优化目标并未最小化FPGA硬件。事实证明,最小化乘法器块逻辑深度和流水线寄存器对降低FPGA面积成本具有最大的影响。除了提供比现有算法更低的面积解决方案之外,与使用分布式算术技术生成的等效滤波器的比较还证明了该新算法的其他优点

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号