首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Efficient FPGA and ASIC Realizations of a DA-Based Reconfigurable FIR Digital Filter
【24h】

Efficient FPGA and ASIC Realizations of a DA-Based Reconfigurable FIR Digital Filter

机译:基于DA的可重构FIR数字滤波器的高效FPGA和ASIC实现

获取原文
获取原文并翻译 | 示例
           

摘要

This brief presents efficient distributed arithmetic (DA)-based approaches for high-throughput reconfigurable implementation of finite-impulse response (FIR) filters whose filter coefficients change during runtime. Conventionally, for reconfigurable DA-based implementation of FIR filter, the lookup tables (LUTs) are required to be implemented in RAM and the RAM-based LUT is found to be costly for ASIC implementation. Therefore, a shared-LUT design is proposed to realize the DA computation. Instead of using separate registers to store the possible results of partial inner products for DA processing of different bit positions, registers are shared by the DA units for bit slices of different weightage. The proposed design has nearly 68% and 58% less area-delay product and 78% and 59% less energy per sample than the DA-based systolic structure and the carry save adder (CSA)-based structure, respectively, for the ASIC implementation. A distributed-RAM-based design is also proposed for the field-programmable gate array (FPGA) implementation of the reconfigurable FIR filter, which supports up to 91 MHz input sampling frequency and offers 54% and 29% less the number of slices than the systolic structure and the CSA-based structure, respectively, when implemented in the Xilinx Virtex-5 FPGA device (XC5VSX95T-1FF1136).
机译:本简介介绍了一种有效的基于分布式算术(DA)的方法,用于高通量可重构实现的有限冲激响应(FIR)滤波器,其滤波器系数在运行时会发生变化。常规上,对于基于可重配置的基于DA的FIR滤波器实现,需要在RAM中实现查找表(LUT),而对于基于ASIC的实现,发现基于RAM的LUT成本很高。因此,提出了一种共享LUT设计来实现DA计算。与使用不同权重的位片的DA单元共享寄存器,不是使用单独的寄存器来存储部分内部积的可能结果以进行不同位位置的DA处理一样。拟议的设计分别比基于ASIC的基于DA的收缩结构和基于进位保存加法器(CSA)的结构分别减少了近68%和58%的面积延迟乘积,以及每个样本分别减少了78%和59%的能量。 。还提出了一种基于分布式RAM的设计,用于可重配置FIR滤波器的现场可编程门阵列(FPGA)实施,该滤波器可支持高达91 MHz的输入采样频率,并且比条带化滤波器的片数少54%和29%在Xilinx Virtex-5 FPGA器件(XC5VSX95T-1FF1136)中实现收缩压结构和基于CSA的结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号