首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >Steady-State Analysis of Phase-Locked Loops Using Binary Phase Detector
【24h】

Steady-State Analysis of Phase-Locked Loops Using Binary Phase Detector

机译:使用二相鉴相器对锁相环进行稳态分析

获取原文
获取原文并翻译 | 示例

摘要

Phase-locked loops (PLLs) using binary phase detectors (BPDs) are modeled and analyzed in this paper. Steady-state behavior for PLLs based on BPDs (BPLs) using first- and second- order loop filters is characterized using transient waveform equations. It is shown that BPLL has a range of oscillation modes in steady state when there is no input jitter. The BPLL is most likely to operate at the most stable oscillation mode (MSOM) under the disturbance of random input jitter. The MSOM is determined by evaluating the relative stability of all the modes. The expected value of the output jitter amplitude is derived and its dependence on the loop parameters is analyzed.
机译:本文对使用二进制相位检测器(BPD)的锁相环(PLL)进行了建模和分析。使用瞬态波形方程来表征基于使用一阶和二阶环路滤波器的BPD(BPL)的PLL的稳态行为。结果表明,当没有输入抖动时,BPLL在稳态下具有一定范围的振荡模式。在随机输入抖动的干扰下,BPLL最有可能在最稳定的振荡模式(MSOM)下工作。 MSOM通过评估所有模式的相对稳定性来确定。得出输出抖动幅度的期望值,并分析其对环路参数的依赖性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号