首页> 外文期刊>Analog Integrated Circuits and Signal Processing >Design and realization of 1.3 Gb/s off-chip transmission circuitry using 0.35 μm CMOS technology
【24h】

Design and realization of 1.3 Gb/s off-chip transmission circuitry using 0.35 μm CMOS technology

机译:使用0.35μmCMOS技术的1.3 Gb / s片外传输电路的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

Low-voltage-differential-signaling (LVDS) is one of the very popular technologies which simultaneously addresses low dynamic power consumption and high data rate transmission in modern high speed circuit applications. In this paper, system level integration design approach is applied to design LVDS transmitter featuring high off-chip data rate. Full wave electromagnetic simulation technique was adopted to accurately characterize possible couplings and parasitic effects induced from the off-chip components which then acted as the termination of the output circuitry. Common mode feedback was included to perform fine tuning on the offset leading to much higher overall precision. Meanwhile, generation of the controlled current and voltage across termination was guaranteed through the introduction of a constant transconductance bias network. The design was implemented using TSMC 3.3 V 0.35 μm CMOS technology with overall chip size of 0.923 mm2. At a DC power consumption level of 29.4 mW, the LVDS transmitter exhibited an off-chip data rate of 1.3 Gb/s validated through measurements.
机译:低压差分信号(LVDS)是非常流行的技术之一,它同时解决了现代高速电路应用中的低动态功耗和高数据速率传输的问题。本文采用系统级集成设计方法来设计具有高片外数据速率的LVDS发送器。采用了全波电磁仿真技术来准确表征由片外组件引起的可能的耦合和寄生效应,然后将其用作输出电路的终端。包括共模反馈,可以对失调进行微调,从而提高整体精度。同时,通过引入恒定的跨导偏置网络,可以确保在终端两端产生受控的电流和电压。该设计使用TSMC 3.3 V 0.35μmCMOS技术实现,芯片总尺寸为0.923 mm 2 。在29.4 mW的直流功耗水平下,LVDS发送器的片外数据速率为1.3 Gb / s,已通过测量验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号