首页> 外文期刊>IEEE Transactions on Advanced Packaging >High performance chip to substrate interconnects utilizing embeddedstructure
【24h】

High performance chip to substrate interconnects utilizing embeddedstructure

机译:利用嵌入式结构的高性能芯片到基板互连

获取原文
获取原文并翻译 | 示例

摘要

Integrated circuit (IC) feature sizes reaching nanoscale range, it is important to bridge the gap between modules and chips with design rules similar to that of IC fabrication technologies. A proper transition calls for improved interconnect design and embedding of IC's to preserve signal integrity. This paper presents a high performance packaging approach for state-of-the-art high frequency IC's (HFIC's). Evaporation-, sputtering- and liftoff procedures were adopted to create smooth, fully planar Au-Cu-Au metallization on low dielectric constant (k) substrates utilizing a dual-mode transmission line in order to decrease microwave losses in carrier interconnects. A special attention was put to investigation of via hole formation
机译:集成电路(IC)的特征尺寸可以达到纳米级,重要的是要使用类似于IC制造技术的设计规则来弥合模块和芯片之间的距离。适当的过渡要求改进互连设计和IC的嵌入,以保持信号完整性。本文提出了一种用于最新高频IC(HFIC)的高性能封装方法。采用蒸发,溅射和剥离程序,以利用双模传输线在低介电常数(k)的基底上创建光滑,完全平面的Au-Cu-Au金属化层,以减少载体互连中的微波损耗。特别注意通孔形成的研究

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号