首页> 外文会议>IEEE International Conference on 3D System Integration >Through Silicon Via(TSV) Defect/Pinhole Self Test Circuit for 3D-IC
【24h】

Through Silicon Via(TSV) Defect/Pinhole Self Test Circuit for 3D-IC

机译:通过用于3D-IC的硅通孔(TSV)缺陷/针孔自检电路

获取原文

摘要

The next generation of ICs will have greater density and speed than that of their predecessors due to the fact that they can be stacked into 3DICs. A common defect in this emerging technology, however, is that pinholes can form during the process of oxide deposition along the Through Silicon Via (TSV) walls. In this paper, four analog test circuits are explored for the purposes of detecting these pinholes. Each of the circuits uses the leakage current from a single PMOS. By using this leakage current to test the resistance between the TSV and ground, one can determine whether there is a pinhole creating a short between the TSV and the substrate.
机译:由于它们可以堆叠到3DICS中,下一代ICS比其前辈更大的密度和速度。然而,该新兴技术中的常见缺陷是在沿硅通孔(TSV)壁的氧化物沉积过程中可以形成针孔。在本文中,探索了四种模拟测试电路,以检测这些针孔。每个电路使用来自单个PMOS的漏电流。通过使用该漏电流来测试TSV和地之间的电阻,可以确定是否有针孔在TSV和基板之间产生短。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号