首页> 外文会议>Industry's Best Technical Conference on Electronic Assembly and Advanced Packaging >EFFECTS OF PLASMA PRETREATMENT ON FLIP CHIP AND CSP SUBSTRATE LEVEL ASSEMBLY YIELD AND RELIABILITY
【24h】

EFFECTS OF PLASMA PRETREATMENT ON FLIP CHIP AND CSP SUBSTRATE LEVEL ASSEMBLY YIELD AND RELIABILITY

机译:等离子体预处理对倒装芯片和CSP衬底水平装配产量和可靠性的影响

获取原文

摘要

A comprehensive study is performed investigating the influence of plasma pretreatment on assembly yield for solder flip chip in package assemblies and chip scale package (CSP) assembly to SIP modules. In addition, a detailed reliability screening is performed on the assemblies to assess the impact of pre assembly plasma treatment on long term reliability of the assemblies. Various plasma treatment techniques and two substrate surface finishes are included in the experimental analysis. The flip chip and CSP devices are underfilled with fast flow, snap cure underfill material. Baseline assemblies without plasma pretreatment are tested for comparison. The test vehicles are subjected to liquid to liquid thermal shock or air to air thermal cycle testing and analyzed using electrical test, CSAM, X-ray, and microsectioning. Visual inspection of the plasma treated samples revealed higher more uniform fillet shapes especially in the corners of the components compared with the untreated devices. CSAM analysis indicated no significant difference between the plasma treated and non-plasma treated samples in terms of underfill uniformity and void formation during processing. The flow times for the plasma treated flip chip samples were 12 to 20 percent faster than the non-plasma treated samples. The flow times for the plasma treated CSPs were 55% faster than the flow times for the untreated samples. As for flip chip reliability differences, the plasma treated test vehicles with Au finish had the highest reliability with a 70 improvement over untreated samples. In contrast, the untreated flip chip assemblies with an OSP finish had 78% higher reliability compared with the plasma treated counterpoints. For the CSP components, the reliability of the components were generally the same as the non-Plasma treated samples.
机译:对封装组件和芯片鳞片封装(CSP)组件中的焊料倒装芯片组装产量进行综合研究,调查等离子体预处理对SIP模块的焊料倒装芯片的装配产量。另外,在组件上执行详细的可靠性筛选,以评估预组装等离子体处理对组件的长期可靠性的影响。实验分析中包括各种等离子体处理技术和两个基板表面涂层。倒装芯片和CSP器件通过快速流动,SNAP固化底部填充材料底掉。测试没有等离子体预处理的基线组件进行比较。测试车辆对液体热冲击或空气进行液体,以使用电气测试,CSAM,X射线和微型分析。与未处理的装置相比,等离子体处理样品的视觉检查揭示了更高的均匀圆角形状,特别是在组件的角落中。 CSAM分析表明,在加工过程中填充均匀性和空隙形成方面,血浆处理和非血浆处理样品之间没有显着差异。血浆处理的倒装芯片样品的流量时间比非等离子体处理的样品快12%至20%。血浆处理的CSP的流量时间比未处理样品的流量速度快55%。对于倒装芯片可靠性差异,具有Au Finish的等离子体处理的试验车辆具有最高的可靠性,并且对未处理的样品进行了70改善。相比之下,与差面的未经处理的倒装芯片组件与等离子体处理的对准相比具有78%的可靠性。对于CSP组分,组分的可靠性通常与非等离子体处理的样品相同。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号