首页> 外文会议>2011 International Reliability Physics Symposium >Impact of shielding line on CDM ESD robustness of core circuits in a 65-nm CMOS process
【24h】

Impact of shielding line on CDM ESD robustness of core circuits in a 65-nm CMOS process

机译:屏蔽线对65nm CMOS工艺中核心电路的CDM ESD鲁棒性的影响

获取原文

摘要

The charged-device-model (CDM) ESD robustness of core circuit with/without the shielding line was studied in a 65-nm CMOS process. Verified in silicon chip, the CDM ESD robustness of core circuit with the shielding line was degraded. The damage mechanism and failure location of the test circuits were investigated in this work.
机译:在65-nm CMOS工艺中研究了带有/不带有屏蔽线的核心电路的带电器件模型(CDM)ESD鲁棒性。在硅芯片上进行验证,带有屏蔽线的核心电路的CDM ESD鲁棒性降低了。在这项工作中,研究了测试电路的损坏机理和故障位置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号