首页> 外文OA文献 >Generation of compact test sets and a design for the generation of tests with low switching activity
【2h】

Generation of compact test sets and a design for the generation of tests with low switching activity

机译:一代紧凑的测试集和用于使用低切换活动的测试的设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Test generation procedures for large VLSI designs are required to achieve close to 100% fault coverage using a small number of tests. They also must accommodate on-chip test compression circuits which are widely used in modern designs. To obtain test sets with small sizes one could use extra hardware such as test points or use software techniques. An important aspects impacting test generation is the number of specified positions, which facilitate the encoding of test cubes when using test compression logic. Fortuitous detection or generation of tests such that they facilitate detection of yet not targeted faults, is also an important goal for test generation procedures.At first, we consider the generation of compact test sets for designs using on-chip test compression logic. We introduce two new measures to guide automatic test generation procedures (ATPGs) to balance between these two contradictory requirements of fortuitous detection and number of specifications. One of the new measures is meant to facilitate detection of yet undetected faults, and the value of the measures is periodically updated. The second measure reduces the number of specified positions, which is crucial when using high compression. Additionally, we introduce a way to randomly choose between the two measures.We also propose an ATPG methodology tailored for BIST ready designs with X-bounding logic and test points. X-bounding and test points used to have a significant impact on test data compression by reducing the number of specified positions. We propose a new ATPG guidance mechanism that balances between reduced specifications in BIST ready designs, and also facilitates detection of undetected faults. We also found that compact test generation for BIST ready designs is influenced by the order in which faults are targeted, and we proposed a new fault ordering technique based on fault location in a FFR. Transition faults are difficult to test and often result in longer test lengths, we propose a new fault ordering technique based on test enumeration, this ordering technique and a new guidance approach was also proposed for transition faults. Test set sizes were reduced significantly for both stuck-at and transition fault models.In addition to reducing data volume, test time, and test pin counts, the test compression schemes have been used successfully to limit test power dissipation. Indisputably, toggling of scan cells in scan chains that are universally used to facilitate testing of industrial designs can consume much more power than a circuit is rated for. Balancing test set sizes against the power consumption in a given design is therefore a challenge. We propose a new Design for Test (DFT) scheme that deploys an on-chip power-aware test data decompressor, the corresponding test cube encoding method, and a compression-constrained ATPG that allows loading scan chains with patterns having low transition counts, while encoding a significant number of specified bits producedby ATPG in a compression-friendly manner. Moreover, the new scheme avoids periods of elevated toggling in scan chains and reduces scan unload switching activity due to unique test stimuli produced by the new technique, leading to a significantly reduced power envelope for the entire circuit under test.
机译:需要使用少量测试来实现大型VLSI设计的测试生成程序,以实现接近100%的故障覆盖。它们还必须容纳片上测试压缩电路,这些电路广泛应用于现代设计。为了获得小尺寸的测试集,可以使用额外的硬件,例如测试点或使用软件技术。影响测试生成的一个重要方面是指定位置的数量,这有助于在使用测试压缩逻辑时编码测试立方体。偶然的检测或产生测试,使得它们有助于检测到未定位的故障,这也是测试生成程序的重要目标。首先,我们考虑使用片上测试压缩逻辑的设计的紧凑型测试集的生成。我们介绍了两种新措施,以指导自动测试生成程序(ATPGS)来平衡这两个矛盾要求的偶然检测和规格数量。其中一个新措施是为了便于检测尚未检测到的故障,定期更新措施的价值。第二次度量减少了指定位置的数量,这在使用高压缩时至关重要。此外,我们还介绍了一种方式来随机选择两种措施。我们还提出了一种针对BIST Ready设计量身定制的ATPG方法,具有X界限逻辑和测试点。通过减少指定位置的数量,X界限和测试点用于通过减少指定位置的数量对测试数据压缩产生重大影响。我们提出了一种新的ATPG指导机制,在BIST Ready设计中的规格降低之间平衡,并有助于检测未检测到的故障。我们还发现,BIST Ready Designs的紧凑型测试生成受到故障目标的顺序的影响,并且我们提出了一种基于FFR中的故障位置的新故障排序技术。过渡故障难以测试,并且经常导致较长的测试长度,我们提出了一种基于测试枚举的新故障排序技术,该订购技术和新的指导方法也被提出用于过渡故障。试验尺寸对于陷入困境和过渡故障模型,显着减少了显着减少。除了减少数据量,测试时间和测试引脚数,已成功使用测试压缩方案以限制测试功耗。无可争议地,普遍用于促进工业设计测试的扫描链中的扫描单元的切换可以消耗比额定电路更高的功率。因此,平衡测试设定尺寸在给定设计中的功耗是一个挑战。我们提出了一种新的测试(DFT)方案设计,该方案部署了片上电源感知测试数据解压缩器,相应的测试立方体编码方法和压缩受限的ATPG,允许使用具有低转换计数的模式加载扫描链,同时以压缩友好的方式编码ATPG的大量指定比特。此外,新方案避免了扫描链中的升高转折,并且由于新技术产生的独特测试刺激而降低了扫描卸载切换活动,从而导致在测试的整个电路的功率包络显着降低。

著录项

  • 作者

    Amit Kumar;

  • 作者单位
  • 年度 -1
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号