首页> 外文期刊>ECS Journal of Solid State Science and Technology >Ultra-Low Power Poly-Si TFTs with 10 nm Stacked Gate Oxide Fabricated by Nitric Acid Oxidation of Silicon (NAOS) Method
【24h】

Ultra-Low Power Poly-Si TFTs with 10 nm Stacked Gate Oxide Fabricated by Nitric Acid Oxidation of Silicon (NAOS) Method

机译:通过硅的硝酸氧化(NAOS)法制造的具有10 nm堆叠栅氧化层的超低功率多晶硅TFT

获取原文
获取原文并翻译 | 示例
           

摘要

d We have fabricated poly-silicon-based thin film transistors (TFTs) on glass substrates, and achieved ultra-low power consumption by driving at 1 V. The gate oxide layer has a 10 nm thick stacked structure with a 1.4 nm interfacial SiO2 layer formed by the nitric acid oxidation of silicon (NAOS) method and a 8.6 nm SiO2 layer formed by a plasma-enhanced chemical vapor deposition (PECVD) method. The dynamic power consumption ratio of the NAOS-TFTs is 1/144 of that for the currently commercial TFTs with the driving voltage of 12 V and 80 nm gate oxide. The off-current decreases by similar to 2 orders of magnitude by insertion of the ultra-thin NAOS SiO2 layer. The off-current decrease is attributed to i) blocking of the gate leakage current by the NAOS SiO2 layer, and ii) improvement of the quality of the deposited oxide on the NAOS SiO2 layer because of better nucleation, and consequently, the high on/off ration exceeding 10(9) is achieved. (C) The Author(s) 2015. Published by ECS. All rights reserved.
机译:d我们已经在玻璃基板上制造了基于多晶硅的薄膜晶体管(TFT),并通过以1 V驱动实现了超低功耗。栅氧化层具有10 nm厚的堆叠结构和1.4 nm的SiO2层通过硅的硝酸氧化(NAOS)方法形成的SiO2膜和通过等离子体增强化学气相沉积(PECVD)方法形成的8.6 nm SiO2层。 NAOS-TFT的动态功耗比是驱动电压为12 V和80 nm栅极氧化物的当前商用TFT的动态功耗比的1/144。通过插入超薄NAOS SiO2层,截止电流降低了大约2个数量级。截止电流的降低归因于:i)由于NAOS SiO2层阻止了栅极漏电流,并且ii)由于成核作用得到改善,因此改善了NAOS SiO2层上沉积的氧化物的质量,因此,高的on /达到超过10(9)的偏离率。 (C)2015年作者。ECS发布。版权所有。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号