首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >VADER: Voltage-Driven Netlist Pruning for Cross-Layer Approximate Arithmetic Circuits
【24h】

VADER: Voltage-Driven Netlist Pruning for Cross-Layer Approximate Arithmetic Circuits

机译:VADER:用于交叉层近似算术电路的电压驱动的网表修剪

获取原文
获取原文并翻译 | 示例

摘要

Leveraging the inherent error resilience of a large number of application domains, approximate computing is established as an efficient design alternative to improve their energy profile. In this brief, we design energy optimal cross-layer approximate arithmetic circuits by enabling the efficient application of voltage overscaling (VOS). Departing from the conventional approaches followed today, we introduce the voltage-driven functional approximation and present the VoltAge-Driven nEtlist pRuning (VADER) framework. VADER is an automated synthesis framework that can be seamlessly integrated in any hardware design flow and implements a voltage-driven gate-level netlist pruning. Experimental evaluation shows that VADER reduces the error of the VOS application by 52% on average and delivers on average designs with 34% higher energy savings compared to state-of-the-art approximate adders and multipliers.
机译:利用大量应用域的固有误差弹性,建立近似计算作为改善其能量轮廓的有效设计替代方案。在此简介中,我们通过实现电压过度甲型(VOS)的有效应用来设计能量最佳交叉层近似算术电路。从今天脱离传统的方法,我们介绍了电压驱动的功能逼近并呈现电压驱动的网表修剪(VADER)框架。 VADER是一种自动合成框架,可以在任何硬件设计流中无缝集成,实现电压驱动的栅极级网表修剪。实验评估表明,VADER平均将VOS应用的误差减少了52%,与最先进的附加器和乘数相比,节能34%的平均设计提供了34%的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号