首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >VADER: Voltage-Driven Netlist Pruning for Cross-Layer Approximate Arithmetic Circuits
【24h】

VADER: Voltage-Driven Netlist Pruning for Cross-Layer Approximate Arithmetic Circuits

机译:VADER:跨层近似算术电路的电压驱动网表修剪

获取原文
获取原文并翻译 | 示例

摘要

Leveraging the inherent error resilience of a large number of application domains, approximate computing is established as an efficient design alternative to improve their energy profile. In this brief, we design energy optimal cross-layer approximate arithmetic circuits by enabling the efficient application of voltage overscaling (VOS). Departing from the conventional approaches followed today, we introduce the voltage-driven functional approximation and present the VoltAge-Driven nEtlist pRuning (VADER) framework. VADER is an automated synthesis framework that can be seamlessly integrated in any hardware design flow and implements a voltage-driven gate-level netlist pruning. Experimental evaluation shows that VADER reduces the error of the VOS application by 52% on average and delivers on average designs with 34% higher energy savings compared to state-of-the-art approximate adders and multipliers.
机译:利用大量应用程序域固有的错误恢复能力,将近似计算作为一种有效的设计替代方案来改善其能量分布。在本文中,我们通过有效应用电压超标(VOS)设计能量最佳的跨层近似算术电路。与今天遵循的常规方法不同,我们介绍了电压驱动的函数逼近,并介绍了伏特年龄驱动的nEtlist pRuning(VADER)框架。 VADER是一个自动综合框架,可以无缝集成到任何硬件设计流程中,并实现电压驱动的门级网表修剪。实验评估表明,与最先进的近似加法器和乘法器相比,VADER平均将VOS应用的误差降低了52%,并且平均设计交付的能源节省了34%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号