首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >Design and Applications of Approximate Circuits by Gate-Level Pruning
【24h】

Design and Applications of Approximate Circuits by Gate-Level Pruning

机译:门级修剪的近似电路设计与应用

获取原文
获取原文并翻译 | 示例

摘要

Energy-efficiency is a critical concern for many systems, ranging from Internet of things objects and mobile devices to high-performance computers. Moreover, after 40 years of prosperity, Moore's law is starting to show its economic and technical limits. Noticing that many circuits are over-engineered and that many applications are error-resilient or require less precision than offered by the existing hardware, approximate computing has emerged as a potential solution to pursue improvements of digital circuits. In this regard, a technique to systematically tradeoff accuracy in exchange for area, power, and delay savings in digital circuits is proposed: gate-level pruning (GLP). A CAD tool is build and integrated into a standard digital flow to offer a wide range of cost-accuracy tradeoffs for any conventional design. The methodology is first demonstrated on adders, achieving up to 78% energy-delay-area reduction for 10% mean relative error. It is then detailed how this methodology can be applied on a more complex system composed of a multitude of arithmetic blocks and memory: the discrete cosine transform (DCT), which is a key building block for image and video processing applications. Even though arithmetic circuits represent less than 4% of the entire DCT area, it is shown that the GLP technique can lead to 21% energy-delay-area savings over the entire system for a reasonable image quality loss of 24 dB. This significant saving is achieved thanks to the pruned arithmetic circuits, which sets some nodes at constant values, enabling the synthesis tool to further simplify the circuit and memory.
机译:从物联网对象和移动设备到高性能计算机,能源效率是许多系统的关键问题。此外,经过40年的繁荣,摩尔定律开始显示其经济和技术极限。注意到许多电路都经过了过度设计,并且许多应用程序具有抗错性或要求的精度比现有硬件所提供的精度低,因此近似计算已成为寻求改进数字电路的潜在解决方案。在这方面,提出了一种系统地权衡精度以交换数字电路中的面积,功率和延迟节省的技术:门级修剪(GLP)。构建了一个CAD工具,并将其集成到标准数字流中,以为任何常规设计提供广泛的成本准确性权衡。该方法首先在加法器上得到了证明,在平均相对误差为10%的情况下,能耗降低了多达78%。然后,将详细介绍如何将此方法应用于由多个算术块和存储器组成的更复杂的系统:离散余弦变换(DCT),它是图像和视频处理应用程序的关键构建块。即使算术电路占整个DCT面积的不到4%,但事实证明,对于24 dB的合理图像质量损失,GLP技术可在整个系统上节省21%的能量延迟面积。修剪的算术电路将部分节点设置为恒定值,从而大大节省了成本,从而使综合工具能够进一步简化电路和存储器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号