首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A methodology and design tools to support system-level VLSI design
【24h】

A methodology and design tools to support system-level VLSI design

机译:支持系统级VLSI设计的方法和设计工具

获取原文
获取原文并翻译 | 示例

摘要

System-level design involves making major design decisions without having accurate information on the eventual system characteristics. This paper presents a novel constraint-driven methodology to support system-level design. The software assists a designer or a tool in partitioning behavioral specifications onto multiple VLSI chips and in system design while satisfying hard constraints such as individual chip areas, chip pin counts, system throughput (inverse of system initiation interval) and system latency (delay). The software uses search and estimation techniques to perform comprehensive design-space exploration and evaluates partitions supplied by the user or by other synthesis software. The technique determines what design characteristics each partition must possess in order to satisfy area, pin, throughput and latency constraints. The paper also includes results of extensive experiments with the methodology.
机译:系统级设计涉及做出重大设计决策,而没有关于最终系统特性的准确信息。本文提出了一种新颖的约束驱动方法来支持系统级设计。该软件可帮助设计人员或工具将行为规范划分到多个VLSI芯片和系统设计中,同时满足诸如单个芯片面积,芯片引脚数,系统吞吐量(与系统启动间隔成反比)和系统延迟(延迟)之类的严格限制。该软件使用搜索和估计技术来执行全面的设计空间探索,并评估用户或其他综合软件提供的分区。该技术确定每个分区必须具备哪些设计特征才能满足面积,引脚,吞吐量和等待时间的限制。本文还包括使用该方法进行的广泛实验的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号