...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Interleaving buffer insertion and transistor sizing into a single optimization
【24h】

Interleaving buffer insertion and transistor sizing into a single optimization

机译:交织缓冲器插入和晶体管大小调整到单个优化

获取原文
获取原文并翻译 | 示例

摘要

This work presents strategies to insert buffers in a circuit, combined with gate sizing, to achieve better power delay and area-delay tradeoffs. The purpose of this work is to examine how combining a sizing algorithm with buffer insertion will help us achieve better area delay or power-delay tradeoffs, and to determine where and when to insert buffers in a circuit, The delay model incorporates placement-based information and the effect of input slew rates on gate delays. The results obtained by using the new method are significantly better than the results given by merely using a TILOS-like gate sizing algorithm alone, as is illustrated by several area delay tradeoff curves shown in this paper.
机译:这项工作提出了在电路中插入缓冲器的策略,并结合了栅极尺寸,以实现更好的功率延迟和面积延迟权衡。这项工作的目的是研究将尺寸调整算法与缓冲区插入相结合将如何帮助我们实现更好的面积延迟或功率延迟折衷,并确定在电路中何时何地插入缓冲区。延迟模型结合了基于布局的信息以及输入压摆率对门延迟的影响。用这种新方法获得的结果明显优于仅使用类似TILOS的门定径算法所给出的结果,如本文所示的几条面积延迟权衡曲线所示。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号