首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Domino logic with variable threshold voltage keeper
【24h】

Domino logic with variable threshold voltage keeper

机译:具有可变阈值电压保持器的Domino逻辑

获取原文
获取原文并翻译 | 示例

摘要

A variable threshold voltage keeper circuit technique is proposed for simultaneous power reduction and speed enhancement of domino logic circuits. The threshold voltage of a keeper transistor is dynamically modified during circuit operation to reduce contention current without sacrificing noise immunity. The variable threshold voltage keeper circuit technique enhances circuit evaluation speed by up to 60% while reducing power dissipation by 35% as compared to a standard domino (SD) logic circuit. The keeper size can be increased with the proposed technique while preserving the same delay or power characteristics as compared to a SD circuit. The proposed domino logic circuit technique offers 14% higher noise immunity as compared to a SD circuit with the same evaluation delay characteristics. Forward body biasing the keeper transistor is also proposed for improved noise immunity as compared to a SD circuit with the same keeper size. It is shown that by applying forward and reverse body biased keeper circuit techniques, the noise immunity and evaluation speed of domino logic circuits are simultaneously enhanced.
机译:提出了可变阈值电压保持器电路技术,用于同时降低多米诺逻辑电路的功率和速度。保持器晶体管的阈值电压在电路工作期间会动态修改,以减少竞争电流,而不会牺牲噪声抗扰度。与标准多米诺(SD)逻辑电路相比,可变阈值电压保持器电路技术可将电路评估速度提高多达60%,同时将功耗降低35%。与SD电路相比,可以通过提出的技术来增加保持器的尺寸,同时保留相同的延迟或功率特性。与具有相同评估延迟特性的SD电路相比,拟议的多米诺逻辑电路技术具有更高的14%噪声抗扰性。与具有相同保持器尺寸的SD电路相比,还提出了对保持器晶体管进行正向偏置的方法,以提高抗噪声能力。结果表明,通过应用正向和反向身体偏置保持器电路技术,可以同时提高多米诺逻辑电路的抗噪性和评估速度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号