首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Clock Delayed Domino Logic With Efficient Variable Threshold Voltage Keeper
【24h】

Clock Delayed Domino Logic With Efficient Variable Threshold Voltage Keeper

机译:具有高效可变阈值电压保持器的时钟延迟Domino逻辑

获取原文
获取原文并翻译 | 示例

摘要

In this paper, efficient clock delayed domino logic with variable strength voltage keeper is proposed. The variable strength of the keeper is achieved through applying two different body biases to the keeper. The circuits used to generate the body biases are called capacitive body bias generator and cross-coupled capacitive body bias generator. Compared to a previous work, the body bias generator circuits presented in this paper are simpler and do not require double or triple power supply while consuming less area and power. To show the efficiency of the proposed technique, the implementation of a carry generator circuit by the proposed techniques and the previous work are compared. The simulation results for standard CMOS technologies of 0.18 $mu$m and 70 nm show considerable improvements in terms of power and power delay product. In addition, the proposed technique shows much less temperature dependence when compared to that of previous work.
机译:本文提出了一种具有可变强度电压保持器的高效时钟延迟多米诺逻辑。保持器的可变强度是通过对保持器施加两个不同的身体偏斜来实现的。用于产生体偏置的电路称为电容体偏置发生器和交叉耦合电容体偏置发生器。与以前的工作相比,本文介绍的体偏置发生器电路更简单,不需要双电源或三电源,而消耗的面积和功率却更少。为了展示所提出的技术的效率,比较了所提出的技术对进位发生器电路的实现和先前的工作。 0.18μm和70 nm的标准CMOS技术的仿真结果表明,在功率和功率延迟乘积方面有相当大的改进。另外,与先前的工作相比,所提出的技术显示出更少的温度依赖性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号