首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Statistical analysis of subthreshold leakage current for VLSI circuits
【24h】

Statistical analysis of subthreshold leakage current for VLSI circuits

机译:VLSI电路亚阈值泄漏电流的统计分析

获取原文
获取原文并翻译 | 示例

摘要

We develop a method to estimate the variation of leakage current due to both intra-die and inter-die gate length process variability. We derive an analytical expression to estimate the probability density function (PDF) of the leakage current for stacked devices found in CMOS gates. These distributions of individual gate leakage currents are then combined to obtain the mean and variance of the leakage current for an entire circuit. We also present an approach to account for both the inter- and intra-die gate length variations to ensure that the circuit leakage PDF correctly models both types of variation. The proposed methods were implemented and tested on a number of benchmark circuits. Comparison to Monte Carlo simulation validates the accuracy of the proposed method and demonstrates the efficiency of the proposed analysis method. Comparison with traditional deterministic leakage current analysis demonstrates the need for statistical methods for leakage current analysis.
机译:我们开发了一种方法来估计由于管芯内和管芯间栅极长度工艺差异而引起的漏电流的变化。我们导出一个解析表达式,以估算在CMOS栅极中发现的堆叠器件的泄漏电流的概率密度函数(PDF)。然后,将各个栅极泄漏电流的这些分布进行组合,以获得整个电路的泄漏电流的均值和方差。我们还提出了一种方法来考虑管芯间和管芯内栅极长度的变化,以确保电路泄漏PDF能够正确地模拟两种类型的变化。所提出的方法已在许多基准电路上实施和测试。与蒙特卡洛模拟的比较验证了所提出方法的准确性,并证明了所提出分析方法的效率。与传统确定性泄漏电流分析的比较表明,需要统计方法进行泄漏电流分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号