首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Linearization of the timing analysis and optimization of level-sensitive digital synchronous circuits
【24h】

Linearization of the timing analysis and optimization of level-sensitive digital synchronous circuits

机译:时序分析的线性化和对电平敏感的数字同步电路的优化

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes a linear programming (LP) problem formulation applicable to the static-timing analysis of large scale synchronous circuits with level-sensitive latches. Specifically, an LP formulation for the clock period minimization problem is developed. In order to minimize the clock period of level-sensitive circuits, the simultaneous effects of time borrowing and nonzero clock skew scheduling are considered. The clock period minimization problem is formulated for both single-phase and multi-phase clocking schemes. The ISCAS'89 benchmark circuits are used to derive experimental results. LP minimization problems for these benchmark circuits are generated using the modified big M (MBM) method and the generated problems are solved using the industrial LP solver CPLEX . The experimental results demonstrate up to 63% improvements in minimum clock period compared to flip-flop based circuits with zero clock skew.
机译:本文描述了一种线性规划(LP)问题公式,适用于具有电平敏感锁存器的大规模同步电路的静态时序分析。具体地,开发了用于时钟周期最小化问题的LP公式。为了最小化电平敏感电路的时钟周期,考虑了时间借用和非零时钟偏斜调度的同时作用。针对单相和多相时钟方案都提出了时钟周期最小化问题。使用ISCAS'89基准电路得出实验结果。使用改进的big M(MBM)方法生成这些基准电路的LP最小化问题,并使用工业LP解算器CPLEX解决生成的问题。实验结果表明,与具有零时钟偏斜的基于触发器的电路相比,最小时钟周期最多可提高63%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号