首页> 外国专利> Timing analysis of latch-controlled digital circuits with detailed clock skew analysis

Timing analysis of latch-controlled digital circuits with detailed clock skew analysis

机译:具有详细时钟偏斜分析的锁存器控制数字电路的时序分析

摘要

In accordance with the present invention, a method, system, computer system, and computer program product for considering clock skew in designing digital systems with latch-controlled circuits are provided. The disclosure teaches a method for determining whether logic operations can be performed within the available time and allows detailed modeling of clock skew for different domains of the integrated circuit. Taking clock skew into account for each domain, worst-case timing paths can be determined for circuits controlled by either flip-flops or latches. A design of an integrated circuit can be revised or verified using the method taught. The disclosure envisions that integrated circuits, printed circuit boards, computer systems and other components will be manufactured based upon designs developed with the method taught.
机译:根据本发明,提供了一种在设计具有闩锁控制电路的数字系统时考虑时钟偏移的方法,系统,计算机系统和计算机程序产品。本公开教导了一种用于确定是否可以在可用时间内执行逻辑操作的方法,并且允许针对集成电路的不同域的时钟偏斜的详细建模。考虑到每个域的时钟偏移,可以确定由触发器或锁存器控制的电路的最坏情况时序路径。可以使用所教导的方法来修改或验证集成电路的设计。本公开预见到将基于利用所教导的方法开发的设计来制造集成电路,印刷电路板,计算机系统和其他部件。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号