首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Computing with subthreshold leakage: device/circuit/architecture co-design for ultralow-power subthreshold operation
【24h】

Computing with subthreshold leakage: device/circuit/architecture co-design for ultralow-power subthreshold operation

机译:具有亚阈值泄漏的计算:针对超低功耗亚阈值操作的设备/电路/架构协同设计

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a novel design methodology for ultralow-power design using subthreshold leakage as the operating current (suitable for medium frequency of operation: tens to hundreds of millihertz). Standard design techniques suitable for super-threshold design can be used in the subthreshold region. However, in this study, it has been shown that a complete co-design at all levels of hierarchy (device, circuit, and architecture) is necessary to reduce the overall power consumption while achieving acceptable performance (hundreds of millihertz) in the subthreshold regime of operation. Simulation results of co-design on a five-tap finite-impulse-response filter shows /spl sim/2.5/spl times/ improvement in throughput at iso-power compared to a conventional design.
机译:本文介绍了一种以亚阈值泄漏作为工作电流的超低功耗设计的新颖设计方法(适用于中等工作频率:数十至数百毫赫兹)。适用于超阈值设计的标准设计技术可以在亚阈值区域中使用。但是,在这项研究中,已经表明,在低于阈值的情况下,要在达到可接受的性能(百兆赫兹)的同时,在所有层次结构(设备,电路和体系结构)上进行完整的协同设计,以降低总体功耗,同时降低总体功耗是必要的。操作。与传统设计相比,在五抽头有限冲激响应滤波器上进行协同设计的仿真结果表明,/ spl sim / 2.5 / spl次/在等功率下的吞吐量有所提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号