...
首页> 外文期刊>VLSI Design >Device and Circuit Design Challenges in the Digital Subthreshold Region for Ultralow-Power Applications
【24h】

Device and Circuit Design Challenges in the Digital Subthreshold Region for Ultralow-Power Applications

机译:超低功耗应用在数字亚阈值区域中的器件和电路设计挑战

获取原文
获取原文并翻译 | 示例
           

摘要

In recent years, subthreshold operation has gained a lot of attention due to ultra low-power consumption in applications requiring low to medium performance. It has also been shown that by optimizing the device structure, power consumption of digital subthreshold logic can be further minimized while improving its performance. Therefore, subthreshold circuit design is very promising for future ultra low-energy sensor applications as well as high-performance parallel processing. This paper deals with various device and circuit design challenges associated with the state of the art in optimal digital subthreshold circuit design and reviews device design methodologies and circuit topologies for optimal digital subthreshold operation. This paper identifies the suitable candidates for subthreshold operation at device and circuit levels for optimal subthreshold circuit design and provides an effective roadmap for digital designers interested to work with ultra low-power applications.
机译:近年来,由于在要求中低性能的应用中超低功耗,亚阈值操作引起了很多关注。还显示出,通过优化器件结构,数字亚阈值逻辑的功耗可以进一步降低,同时提高其性能。因此,亚阈值电路设计对于未来的超低能耗传感器应用以及高性能并行处理非常有前途。本文探讨了与最佳数字亚阈值电路设计中的最新技术水平相关的各种器件和电路设计挑战,并回顾了用于最佳数字亚阈值操作的器件设计方法和电路拓扑。本文确定了在器件和电路级进行亚阈值操作的合适候选人,以优化亚阈值电路设计,并为有兴趣从事超低功耗应用的数字设计人员提供了有效的路线图。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号