首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Statistical Timing Yield Optimization by Gate Sizing
【24h】

Statistical Timing Yield Optimization by Gate Sizing

机译:通过选通调整统计时序产量

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a statistical gate sizing approach to maximize the timing yield of a given circuit, under area constraints. Our approach involves statistical gate delay modeling, statistical static timing analysis, and gate sizing. Experiments performed in an industrial framework on combinational International Symposium on Circuits and Systems (ISCAS'85) and Microelectronics Center of North Carolina (MCNC) benchmarks show absolute timing yield gains of 30% on the average, over deterministic timing optimization for at most 10% area penalty. It is further shown that circuits optimized using our metric have larger timing yields than the same optimized using a worst case metric, for iso-area solutions. Finally, we present an insight into statistical properties of gate delays for a commercial 0.13-mum technology library which intuitively provides one reason why statistical timing driven optimization does better than deterministic timing driven optimization
机译:在本文中,我们提出了一种统计门定径方法,以在面积限制下最大化给定电路的时序产量。我们的方法包括统计门延迟建模,统计静态时序分析和门大小。在国际电路与系统专题讨论会(ISCAS'85)和北卡罗来纳州微电子中心(MCNC)基准相结合的工业框架中进行的实验显示,平均绝对时序良率平均提高了30%,而确定性时序优化最多可提高10%区域罚款。进一步表明,对于等面积解,使用我们的度量优化的电路比使用最坏情况度量的优化电路具有更高的时序收益。最后,我们对商用0.13微米技术库的门控延迟的统计特性进行了深入分析,该方法直观地提供了统计时序驱动优化优于确定性时序驱动优化的一个原因

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号