首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Design-for-Test Techniques for Opens in Undetected Branches in CMOS Latches and Flip-Flops
【24h】

Design-for-Test Techniques for Opens in Undetected Branches in CMOS Latches and Flip-Flops

机译:CMOS锁存器和触发器中未检测到的分支中的开路的测试设计技术

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a design-for-testability (DFT) technique to test open defects in otherwise undetectable faulty branches in fully static CMOS latches and flip-flops is proposed. The main benefits of our proposal are: 1) it is able to detect a parametric range of resistive opens defects and 2) the performance degradation is very low. The testability of the added DFT circuitry is also addressed. The cost of the proposed technique in terms of speed degradation, area overhead, and extra pins is analyzed. Comparison with other previously proposed testable latches is carried out. Circuits with the proposed technique have been designed and fabricated. Good agreement is observed between the analytical analysis, simulations and experimental measures performed on the fabricated circuits.
机译:本文提出了一种可测试性设计(DFT)技术,用于测试完全静态CMOS锁存器和触发器中否则无法检测到的故障分支中的开放缺陷。我们的建议的主要优点是:1)能够检测出电阻性开路缺陷的参数范围,并且2)性能下降非常低。还解决了添加的DFT电路的可测试性。从速度下降,面积开销和额外的引脚方面分析了所提出技术的成本。与其他先前提出的可测试闩锁进行了比较。已经设计和制造了具有所提出技术的电路。在制造电路上进行的分析分析,模拟和实验测量之间观察到良好的一致性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号