首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A General Power Model of Differential Power Analysis Attacks to Static Logic Circuits
【24h】

A General Power Model of Differential Power Analysis Attacks to Static Logic Circuits

机译:差分功率分析攻击静态逻辑电路的通用功率模型

获取原文
获取原文并翻译 | 示例
       

摘要

This paper discusses a general model of differential power analysis (DPA) attacks to static logic circuits. Focusing on symmetric-key cryptographic algorithms, the proposed analysis provides a deeper insight into the vulnerability of cryptographic circuits. The main parameters that are of interest in practical DPA attacks are derived under suitable approximations, and a new figure of merit to measure the DPA effectiveness is proposed. Worst case conditions under which a cryptographic circuit should be tested to evaluate its robustness against DPA attacks are identified and analyzed. Several interesting properties of DPA attacks are also derived from the proposed model, whose fundamental expressions are compared with the counterparts of correlation power analysis attacks. The model was validated by means of DPA attacks on an FPGA implementation of the advanced encryption standard algorithm. Experimental results show that the model has a good accuracy, as its error is always lower than 2%.
机译:本文讨论了针对静态逻辑电路的差分功率分析(DPA)攻击的通用模型。着重于对称密钥密码算法,所提出的分析提供了对密码电路脆弱性的更深入的了解。在适当的近似值下,得出了实际DPA攻击中感兴趣的主要参数,并提出了一种新的衡量DPA有效性的指标。确定并分析了在最坏情况下应测试密码电路以评估其对DPA攻击的鲁棒性的条件。 DPA攻击还具有一些有趣的特性,该模型的基本表达式与相关功率分析攻击的对应表达式进行了比较。该模型通过对高级加密标准算法的FPGA实现的DPA攻击进行了验证。实验结果表明该模型具有良好的精度,因为其误差始终低于2%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号