首页> 外文学位 >Transmission gate based logic for differential power analysis resistant circuits.
【24h】

Transmission gate based logic for differential power analysis resistant circuits.

机译:基于差动功率分析电路的基于传输门的逻辑。

获取原文
获取原文并翻译 | 示例

摘要

Cryptographic devices with hardware implementation of the algorithms are increasingly being used in various applications. As a consequence, there is an increased need for security against the attacks on the cryptographic system. Among various attack techniques, side channel attacks pose a significant threat to the hardware implementation. Power analysis attacks are a type of side channel attack where the power leakage from the underlying hardware is used to eavesdrop on the hardware operation. Wave pipelined differential and dynamic logic (WDDL) has been found to be an effective countermeasure to power analysis. This thesis studies the use of transmission gate based WDDL implementation for the differential and dynamic logic.;Although WDDL is an effective defense against power analysis, the number of gates needed for the design of a secure implementation is double the number of gates used for non-secure operations. In this thesis we propose transmission gate based structures for implementation of wave pipelined dynamic and differential logic to minimize the overhead of this defense against power analysis attacks. A transmission gate WDDL design methodology is presented, and the design and analysis of a secure multiplier is given. The adder structures are compared in terms of security effectiveness and silicon area overhead for three cases: unsecured logic implementation, standard gate WDDL, and transmission gate WDDL. In simulation, the transmission gate WDDL design is seen to have similar power consumption results compared to the standard gate WDDL; however, the transmission gate based circuit uses 10-50% fewer gates compared to the static WDDL.
机译:具有算法的硬件实现的密码设备正越来越多地用于各种应用中。结果,对于抵抗对密码系统的攻击的安全性的需求增加。在各种攻击技术中,边信道攻击对硬件实现构成了重大威胁。功率分析攻击是一种边信道攻击,其中底层硬件的功率泄漏被用来窃听硬件操作。波流水线差分和动态逻辑(WDDL)已被发现是功率分析的有效对策。本文研究了将基于传输门的WDDL实现用于差分和动态逻辑的方法。尽管WDDL是有效的抗功耗分析工具,但设计安全实现所需的门数量是非门的数量的两倍。安全操作。在本文中,我们提出了一种基于传输门的结构,用于实现波状流水线动态和差分逻辑,以最小化这种针对功耗分析攻击的防御开销。给出了传输门WDDL的设计方法,并给出了安全乘法器的设计与分析。对于三种情况,在安全性有效性和芯片面积开销方面对加法器结构进行了比较:不安全的逻辑实现,标准门WDDL和传输门WDDL。在仿真中,传输门WDDL设计与标准门WDDL相比具有相似的功耗结果。但是,与静态WDDL相比,基于传输门的电路使用的门少10-50%。

著录项

  • 作者

    Narasimha Char, Srinidhi.;

  • 作者单位

    Clemson University.;

  • 授予单位 Clemson University.;
  • 学科 Engineering Electronics and Electrical.
  • 学位 M.S.
  • 年度 2007
  • 页码 70 p.
  • 总页数 70
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

  • 入库时间 2022-08-17 11:39:09

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号