首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Magnetic Tunnel Junction Based Zero Standby Leakage Current Retention Flip-Flop
【24h】

A Magnetic Tunnel Junction Based Zero Standby Leakage Current Retention Flip-Flop

机译:基于磁隧道结的零待机漏电流保持触发器

获取原文
获取原文并翻译 | 示例

摘要

Recently, a magnetic tunnel junction (MTJ), which is a strong candidate as a next-generation memory element, has been used not only as a memory cell but also in spintronics logic because of its excellent properties of nonvolatility, no silicon area occupation, and CMOS process compatibility. One of the representative research areas for the spintronics logic is the zero standby leakage retention flip-flop. Conventional zero standby leakage retention flip-flops have several problems, including difficulty in design optimization among the $C-Q$ delay, sensing current, and process variation tolerance, and the insufficient write current. In this paper, a new MTJ based retention flip-flop is presented to solve these problems. The proposed retention flip-flop is designed using industry-compatible 45-nm process technology model. The proposed retention flip-flop achieves a 41.58% reduced $C-Q$ delay and a 67.53% lowered sensing current with a 1.06% increased area compared to the previous retention flip-flop.
机译:最近,磁隧道结(MTJ)是下一代存储元件的强大候选者,由于其出色的非易失性,无硅面积占用,不但可以用作存储单元,而且还用于自旋电子学逻辑。与CMOS工艺的兼容性。自旋电子学的代表性研究领域之一是零待机泄漏保持触发器。常规的零待机泄漏保持触发器具有几个问题,包括在$ C-Q $延迟,感测电流和工艺变化容限之间的设计优化困难,以及写电流不足。在本文中,提出了一种新的基于MTJ的保留触发器来解决这些问题。建议的保留触发器是使用行业兼容的45纳米工艺技术模型设计的。与以前的保持触发器相比,拟议的保持触发器实现了$ C-Q $延迟减少了41.58%,感测电流降低了67.53%,面积增加了1.06%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号