首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >All-Digital Duty-Cycle Corrector With a Wide Duty Correction Range for DRAM Applications
【24h】

All-Digital Duty-Cycle Corrector With a Wide Duty Correction Range for DRAM Applications

机译:具有宽占空比校正范围的全数字占空比校正器,适用于DRAM应用

获取原文
获取原文并翻译 | 示例

摘要

An all-digital duty-cycle corrector with a wide duty correction range and fast correction time is hereby presented. The proposed corrector uses a 1-bit digital duty-cycle detector with a time-to-digital converter, and it achieves a duty correction range between 10% and 90% with a low pressure, volume, and temperature variation. The test chip was fabricated using a 0.13-m CMOS process, and it occupies an area of 0.059 mm. The correction cycle is a 14 cycles and the duty-cycle error is below ±1.4%. At an operating frequency of 1 GHz, the power dissipation and peak-to-peak jitter are measured at 5.6 mW and 20.5 ps, respectively.
机译:因此,提出了具有宽占空比校正范围和快速校正时间的全数字占空比校正器。提出的校正器使用带有时间数字转换器的1位数字占空比检测器,在低压,体积和温度变化小的情况下,其占空比校正范围可达到10%至90%。测试芯片采用0.13-m CMOS工艺制作,占地0.059mm。校正周期为14个周期,占空比误差低于±1.4%。在1 GHz的工作频率下,功耗和峰峰值抖动分别为5.6 mW和20.5 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号