首页> 外文期刊>Superlattices and microstructures >Drain Current Model for Double Gate (DG) p-n-i-n TFET: Accumulation to Inversion Region of Operation
【24h】

Drain Current Model for Double Gate (DG) p-n-i-n TFET: Accumulation to Inversion Region of Operation

机译:双栅(tf-n-i-n)TFET的漏极电流模型:累积到工作反转区

获取原文
获取原文并翻译 | 示例

摘要

In this paper, drain current model has been formulated for Double Gate (DG) p-n-i-n Tunnel FET (TFET) using Lambert-W function. The model includes the impact of mobile charges, gate dielectric thickness (t_(ox)) and channel thickness (t_(Si)) on quasi fermi level, gate threshold voltage (V_(TG)), onset voltage (V_(Gonset)) and Tunneling Barrier Width (TBW) over the entire operating range i.e. accumulation to inversion state. Important electrostatic and electrical parameters such as the effective potential (φeffective) at the center of the channel, 2-D channel potential, electric field, energy band profile and Tunneling Barrier Width (TBW) dependent drain current have been modeled. Moreover, gate and drain bias controllability in different operating regimes has also been investigated by varying oxide thickness (t_(ox)), channel thickness (t_(si)), intrinsic channel length (L_(int)) and at different temperatures. Important FOMs required for analog circuit performance such as trans-conductance (g_m), drain conductance (gd), output resistance (Rout), early voltage (V_(EA)) have also been evaluated and verified using ATLAS device simulation software.
机译:本文利用Lambert-W函数为双栅极(DG)p-n-i-n隧道FET(TFET)制定了漏极电流模型。该模型包括移动电荷,栅极电介质厚度(t_(ox))和沟道厚度(t_(Si))对准费米能级,栅极阈值电压(V_(TG)),起始电压(V_(Gonset))的影响在整个工作范围内,即累积到反转状态,隧道势垒宽度(TBW)。重要的静电和电气参数,例如通道中心的有效电势(φeffective),二维通道电势,电场,能带分布以及与隧道势垒宽度(TBW)相关的漏极电流均已建模。此外,还通过改变氧化物厚度(t_(ox)),沟道厚度(t_(si)),本征沟道长度(L_(int))和在不同温度下研究了在不同工作方式下的栅极和漏极偏置可控性。模拟电路性能所需的重要FOM,例如跨导(g_m),漏极电导(gd),输出电阻(Rout),早期电压(V_(EA))也已使用ATLAS器件仿真软件进行了评估和验证。

著录项

  • 来源
    《Superlattices and microstructures》 |2017年第4期|78-92|共15页
  • 作者单位

    Semiconductor Device Research Laboratoty, Department of Electronic Science, University of Delhi South Campus, New Delhi 110021, India;

    Department of Electronics, Sri Venkateswara College, University of Delhi, New Dełhi 110021, India;

    Department of Electronics, Deen Dayal Upadhyaya College, University of Delhi, New Delhi 110078, India;

    Semiconductor Device Research Laboratoty, Department of Electronic Science, University of Delhi South Campus, New Delhi 110021, India;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    Accumulation state; Inversion state; Lambert-W function; Tunnel FET; Tunneling barrier width;

    机译:积累状态;反转状态;Lambert-W函数;隧道FET;隧道势垒宽度;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号