首页> 外文期刊>IEEE Journal of Solid-State Circuits >Design and implementation of differential cascode voltage switch with pass-gate (DCVSPG) logic for high-performance digital systems
【24h】

Design and implementation of differential cascode voltage switch with pass-gate (DCVSPG) logic for high-performance digital systems

机译:带有数字门逻辑(DCVSPG)的高性能数字系统差分共源共栅电压开关的设计与实现

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a new high-speed circuit technique called differential cascode voltage switch with pass-gate (DCVSPG) logic tree is presented. The circuit technique is designed using a pass-gate logic tree in DCVSPG instead of the nMOS logic tree in the conventional DCVS circuit, which eliminates the floating node problem. By eliminating the floating node problem, the DCVSPG becomes a new type of ratioless circuit, and it also provides superior performance with less power dissipation and better silicon area tradeoff. The basic DCVSPG design technique, the methodology for optimization, and synthesis of the pass-gate logic tree are described. The standard cell library development taking advantage of the dual-rail outputs of DCVSPG gates is also discussed. The performance comparisons with other existing pass-gate circuit techniques [complimentary pass-transistor logic (CPL), double pass-transistor logic (DPL), and swing restored pass-transistor logic (SRPL)] are presented. For more robust design, the DCVSPG with inverter buffers is also the best choice. A Viterbi macro design using the DCVSPG circuit technique is demonstrated. The process that the design is based upon is a 0.5-/spl mu/m CMOS technology with 0.25-/spl mu/m effective channel length and five layers of metal. This macro can run up to 500 MHz at the nominal process condition. In comparison with other existing dynamic circuit techniques, the results also clearly show that the dynamic DCVSPG has the superior power-delay performance.
机译:在本文中,提出了一种新的高速电路技术,称为带有门栅的差分共源共栅电压开关(DCVSPG)逻辑树。该电路技术是使用DCVSPG中的通过门逻辑树而不是传统DCVS电路中的nMOS逻辑树设计的,从而消除了浮动节点问题。通过消除浮动节点问题,DCVSPG成为一种新型的无比例电路,并且还提供了卓越的性能,更少的功耗和更好的硅面积折衷。描述了基本的DCVSPG设计技术,优化方法以及通过门逻辑树的综合。还讨论了利用DCVSPG门的双轨输出优势开发的标准单元库。提出了与其他现有传输门电路技术[互补传输晶体管逻辑(CPL),双传输晶体管逻辑(DPL)和摆动恢复传输晶体管逻辑(SRPL)]的性能比较。对于更坚固的设计,带有反相器缓冲器的DCVSPG也是最佳选择。演示了使用DCVSPG电路技术的Viterbi宏设计。设计所基于的过程是0.5- / splμm/ m的CMOS技术,具有0.25- / splμm/ m的有效沟道长度和五层金属。该宏可以在标称过程条件下运行高达500 MHz。与其他现有的动态电路技术相比,结果也清楚地表明,动态DCVSPG具有出色的功率延迟性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号