首页> 外文期刊>Microelectronics & Reliability >Low delay Single Error Correction and Double Adjacent Error Correction (SEC-DAEC) codes
【24h】

Low delay Single Error Correction and Double Adjacent Error Correction (SEC-DAEC) codes

机译:低延迟单纠错和双相邻纠错(SEC-DAEC)代码

获取原文
获取原文并翻译 | 示例

摘要

In recent years, there has been a growing interest in codes that can correct adjacent bit errors in memories. This is due to the increasing percentage of radiation induced errors that affect multiple cells due to technology scaling. The cells affected by the errors are physically close and in many cases adjacent. This means that in the absence of interleaving, adjacent bits will be likely to be affected by an error. A number of Single Error Correction and Double Adjacent Error Correction (SEC-DAEC) codes have been proposed to deal with those errors. These codes have a low overhead in terms of number of additional parity check bits compared to Double Error Correction (DEC) codes. A problem is that they can introduce a significant penalty in terms of delay compared to a Single Error Correction (SEC) or a Single Error Correction and Double Error Detection (SEC-DED) code. This is due to the more complex decoding that needs to check approximately twice the number of syndrome patterns. In this paper, low delay SEC-DAEC codes are presented and the parity check matrices for 16, 32 and 64 bit data words are provided. To reduce the delay, a number of techniques are used in the construction of the code and in the implementation of the decoder. The evaluation shows that this results in significant savings compared to existing SEC-DAEC codes. Therefore, the proposed codes can be useful for high speed designs on which adjacent error correction is required.
机译:近年来,人们对可以纠正存储器中相邻位错误的代码越来越感兴趣。这是由于技术引起的影响多个细胞的辐射诱发误差的百分比增加。受错误影响的单元在物理上是紧密的,并且在许多情况下是相邻的。这意味着在没有交织的情况下,相邻位很可能会受到错误的影响。已经提出了许多单错误校正和双相邻错误校正(SEC-DAEC)码来处理那些错误。与双纠错(DEC)码相比,这些码在附加奇偶校验位的数量方面开销较低。问题在于,与单错误校正(SEC)或单错误校正和双错误检测(SEC-DED)代码相比,它们在延迟方面可能会带来重大损失。这是由于更复杂的解码需要检查大约两倍数量的校正子模式。本文提出了低延迟的SEC-DAEC码,并提供了16、32和64位数据字的奇偶校验矩阵。为了减少延迟,在代码的构造和解码器的实现中使用了多种技术。评估显示,与现有的SEC-DAEC代码相比,这可节省大量资金。因此,建议的代码可用于需要相邻纠错的高速设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号