首页> 外文期刊>Journal of Computational Electronics >Gate and drain SEU sensitivity of sub-20-nm FinFET- and Junctionless FinFET-based 6T-SRAM circuits by 3D TCAD simulation
【24h】

Gate and drain SEU sensitivity of sub-20-nm FinFET- and Junctionless FinFET-based 6T-SRAM circuits by 3D TCAD simulation

机译:基于3D TCAD仿真的基于20nm FinFET和无结FinFET的6T-SRAM电路的栅极和漏极SEU灵敏度

获取原文
获取原文并翻译 | 示例

摘要

Scaling of metal-oxide-semiconductor field-effect transistors (MOSFETs) to below a few tens of nanometer has failed to make significant improvements. FinFETs were introduced to replace MOS devices in circuits, offering good performance improvement in the nanoscale regime. Memories occupy a major portion of chip area. Their reliability is a primary concern in harsh environments such as cosmic radiation. Also, in the nanoscale regime, reliability proves to be challenging. We present herein FinFET- and junctionless FinFET-based 6T-static random-access memories (SRAMs) for the 16-nm technology node. In the literature so far, either drain or gate strike has been considered. In this work, we studied irradiation in both the drain and the gate region. The FinFET-based 6T-SRAM showed higher hardness to single-event upset (SEU) radiation in both regions compared to junctionless FinFET-based 6T-SRAM.
机译:将金属氧化物半导体场效应晶体管(MOSFET)缩小到几十纳米以下并没有取得重大改进。引入FinFET来代替电路中的MOS器件,从而在纳米尺度上提供了良好的性能改进。存储器占据芯片面积的主要部分。在恶劣的环境(例如宇宙辐射)中,它们的可靠性是首要考虑的问题。同样,在纳米尺度上,可靠性被证明是具有挑战性的。我们在此介绍用于16纳米技术节点的基于FinFET和基于无结FinFET的6T静态随机存取存储器(SRAM)。到目前为止,在文献中已经考虑了漏水或浇口撞击。在这项工作中,我们研究了漏极和栅极区域的辐射。与基于无结的基于FinFET的6T-SRAM相比,基于FinFET的6T-SRAM在两个区域均显示出更高的抗单事件翻转(SEU)辐射强度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号