...
首页> 外文期刊>Journal of Circuits, Systems, and Computers >A Variation-Aware Robust Gated Flip-Flop for Power-Constrained FSM Application
【24h】

A Variation-Aware Robust Gated Flip-Flop for Power-Constrained FSM Application

机译:适用于功率受限的FSM应用的变型鲁棒门控触发器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Advancement in technology towards mobile computing and communication demands longer battery life, which mandates the low power design methodologies. In this paper, we have presented a novel low-power 8T flip-flop (FF) architecture, which has outsmarted the existing well-known dynamic, semi-dynamic and explicit pulsed flip-flop ops in terms of power and delay. The major ingredient of this architecture is a voltage keeper, which is incorporated to achieve reliable logic switching at the propagating nodes of the design. However, we have also come up with two new approaches of gated clock generation based on transmission gate (TG) and pass transistor logic (PTL) as a modification of LECTOR-based gating. These gating logics have proved themselves to be competent enough to reduce both the static and dynamic power dissipations and hence are employed to the proposed flip-flop to achieve further reduction in power than its nongated correspondent. The performance of this proposed gated flip-flop is tested in afinite state machine with its application in low-power serial adder design. All the simulations are carried out using 65-nm and 90-nm CMOS technologies with a power supply of 1.1V at 6.6 GHz clock frequency. The gated FF saves 52.12%, 6.36% and 28.18% average power-using LECTOR, TG and PTLs, respectively, with respect to its nongated counterpart in 65-nm technology. The performance metrics of gated and nongated proposed designs are affirmed in the environment of commercialized CMOS foundry.
机译:面向移动计算和通信的技术进步要求更长的电池寿命,这要求采用低功耗设计方法。在本文中,我们提出了一种新颖的低功耗8T触发器(FF)架构,该架构在功率和延迟方面已经超过了现有的动态,半动态和显式脉冲触发器。该架构的主要组成部分是电压保持器,该电压保持器被并入以在设计的传播节点处实现可靠的逻辑切换。但是,我们还提出了两种基于传输门(TG)和通过晶体管逻辑(PTL)的门控时钟生成的新方法,作为基于LECTOR的门控的改进。这些门控逻辑已被证明具有足够的能力来减少静态和动态功耗,因此被用于所提出的触发器,以实现比其非门控通信者更低的功耗。所提出的门控触发器的性能已在无限状态机中进行了测试,并将其应用于低功耗串行加法器设计中。所有仿真都是使用65 nm和90 nm CMOS技术进行的,该技术在6.6 GHz时钟频率下具有1.1V的电源。相对于65nm技术的非门控FF,门控FF分别平均节省52.12%,6.36%和28.18%的LECTOR,TG和PTL功耗。门控和非门控设计的性能指标在商业化CMOS代工环境中得到了肯定。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号