首页> 外文会议>2011 IEEE International Symposium on Circuits and Systems >A clock gated flip-flop for low power applications in 90 nm CMOS
【24h】

A clock gated flip-flop for low power applications in 90 nm CMOS

机译:时钟门控触发器,用于90 nm CMOS中的低功耗应用

获取原文

摘要

A new clock gated flip-flop is presented. The circuit is based on a new clock gating approach to reduce the consumption of clock signal's switching power. It operates with no redundant clock cycles and has reduced number of transistors to minimize the overhead and to make it suitable for data signals with higher switching activity. The proposed flip-flop is used to design 10 bits binary counter and 14 bits successive approximation register. These applications have been designed up to the layout level with 1 V power supply in 90 nm CMOS technology and have been simulated using Spectre. Simulations with the inclusion of parasitics have shown the effectiveness of the new approach on power consumption and transistor count.
机译:提出了一种新的时钟门控触发器。该电路基于一种新的时钟门控方法,以减少时钟信号开关功率的消耗。它没有冗余时钟周期运行,并减少了晶体管数量,以最大程度地减少开销并使其适用于具有较高开关活性的数据信号。所提出的触发器用于设计10位二进制计数器和14位逐次逼近寄存器。这些应用已经设计为使用90 nm CMOS技术的1 V电源达到布局水平,并已使用Spectre进行了仿真。包含寄生因素的仿真显示了这种新方法在功耗和晶体管数量上的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号