首页> 外文期刊>Journal of Circuits, Systems, and Computers >A Variation-Aware Robust Gated Flip-Flop for Power-Constrained FSM Application
【24h】

A Variation-Aware Robust Gated Flip-Flop for Power-Constrained FSM Application

机译:用于功耗的FSM应用的变体感知强大的门控触发器

获取原文
获取原文并翻译 | 示例

摘要

Advancement in technology towards mobile computing and communication demands longer battery life, which mandates the low power design methodologies. In this paper, we have presented a novel low-power 8T flip-flop (FF) architecture, which has outsmarted the existing well-known dynamic, semi-dynamic and explicit pulsed flip-flop ops in terms of power and delay. The major ingredient of this architecture is a voltage keeper, which is incorporated to achieve reliable logic switching at the propagating nodes of the design. However, we have also come up with two new approaches of gated clock generation based on transmission gate (TG) and pass transistor logic (PTL) as a modification of LECTOR-based gating. These gating logics have proved themselves to be competent enough to reduce both the static and dynamic power dissipations and hence are employed to the proposed flip-flop to achieve further reduction in power than its nongated correspondent. The performance of this proposed gated flip-flop is tested in afinite state machine with its application in low-power serial adder design. All the simulations are carried out using 65-nm and 90-nm CMOS technologies with a power supply of 1.1V at 6.6 GHz clock frequency. The gated FF saves 52.12%, 6.36% and 28.18% average power-using LECTOR, TG and PTLs, respectively, with respect to its nongated counterpart in 65-nm technology. The performance metrics of gated and nongated proposed designs are affirmed in the environment of commercialized CMOS foundry.
机译:技术进步对移动计算和通信的推进需要更长的电池寿命,该寿命要求低功耗设计方法。在本文中,我们介绍了一种新颖的低功率8T触发器(FF)架构,其在功率和延迟方面已经突出了现有的众所周知的动态,半动态和显式脉冲脉冲触发器操作。该架构的主要成分是一个电压保持器,该架构被纳入在设计的传播节点处实现可靠的逻辑切换。然而,我们还提出了基于传输门(TG)的两个喷射时钟生成方法,并将晶体管逻辑(PTL)传递为基于阶段的门控的修改。这些门控逻辑证明了自己足以减少静态和动态功率耗散,因此使用于所提出的触发器,以实现比其间记者进一步减少功率。在低功耗串行加法器设计中的应用,在Afinite状态机中测试了这一提出的门控触发器的性能。所有模拟都使用65nm和90-nm CMOS技术进行,电源为1.1V为6.6 GHz时钟频率。门控FF在65纳米技术中,分别在其Nongated对应物中分别节省了52.12%,6.36%和28.18%的平均电力 - 使用曲线,TG和PTL。在商业化CMOS铸造厂的环境中肯定了门控和新建议设计的绩效指标。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号