...
首页> 外文期刊>IEICE Transactions on fundamentals of electronics, communications & computer sciences >HDLs Modeling Technique for Burst-Mode and Extended Burst-Mode Asynchronous Circuits
【24h】

HDLs Modeling Technique for Burst-Mode and Extended Burst-Mode Asynchronous Circuits

机译:突发模式和扩展突发模式异步电路的HDLs建模技术

获取原文
获取原文并翻译 | 示例
           

摘要

A hardware description languages (HDLs) based modeling technique for asynchronous circuits is presented in this paper. A HDLs handshake package has been developed for expressing handshake-style digital systems in both VHDL and Verilog. Burst-mode and extended burst-mode (BM/XBM) circuits were used to demonstrate the usefulness of this work. This research successfully prototyped comparators, adders, RSA encoder/decoder, and several self-timed circuits for the full-custom IC and FPGAs designs. Furthermore, the HDLs handshake package implemented by this research can be utilized to develop behavioral test benches for studying and analyzing asynchronous designs. Extracting detailed timing information from asynchronous finite state machines (AFSMs), detecting delay faults for synthesized self-timed functional modules, and locating fundamental mode violation within realized AFSMs are proven applications. The anticipated HDL modeling technique and the transformation procedure are detailed in the rest of this paper.
机译:本文提出了一种基于硬件描述语言(HDL)的异步电路建模技术。已经开发了HDL握手包,用于在VHDL和Verilog中表达握手式数字系统。突发模式和扩展突发模式(BM / XBM)电路用于证明这项工作的有用性。这项研究成功地为完全定制的IC和FPGA设计制作了比较器,加法器,RSA编码器/解码器以及几种自定时电路的原型。此外,这项研究实现的HDL握手软件包可用于开发行为测试平台,以研究和分析异步设计。从异步有限状态机(AFSM)中提取详细的时序信息,检测合成的自定时功能模块的延迟故障以及在已实现的AFSM中定位基本模式违规都是经过验证的应用。本文其余部分详细介绍了预期的HDL建模技术和转换过程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号