...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Average-case technology mapping of asynchronous burst-mode circuits
【24h】

Average-case technology mapping of asynchronous burst-mode circuits

机译:异步突发模式电路的平均情况技术映射

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a technology mapper that optimizes the average performance of asynchronous burst-mode control circuits. More specifically, the mapper can be directed to minimize either the average latency or the average cycle time of the circuit. The input to the mapper is a burst-mode specification and its NAND-decomposed unmapped network. The mapper preprocesses the circuit's specification using stochastic techniques to determine the relative frequency of occurrence of each state transition. Then, it maps the NAND-decomposed network using a given library of gates. Of many possible mappings, the mapper selects a solution that minimizes the sum of the delays (latency or cycle time) of all state transitions, weighted by their relative frequencies, thereby optimizing for average performance. We present experimental results on a large set of benchmark circuits, which demonstrate that our mapped circuits have significantly lower average latency and cycle time than comparable circuits mapped with a leading conventional mapping technique which minimizes the worst case delay. Moreover, these performance improvements can be achieved with manageable run-times and significantly smaller area.
机译:本文提出了一种技术映射器,可优化异步突发模式控制电路的平均性能。更具体地说,可以指导映射器使电路的平均等待时间或平均周期时间最小化。映射器的输入是突发模式规范及其NAND分解的未映射网络。映射器使用随机技术对电路的规格进行预处理,以确定每个状态转换的相对发生频率。然后,它使用给定的门库映射NAND分解的网络。在许多可能的映射中,映射器选择一种解决方案,以最小化所有状态转换的延迟总和(延迟或周期时间),并以其相对频率加权,从而优化平均性能。我们在大量基准电路上展示了实验结果,这些结果表明,与采用领先的传统映射技术进行映射的可比电路相比,与最坏情况下的延迟最小的映射电路相比,我们的映射电路具有更低的平均延迟和周期时间。此外,可以通过可管理的运行时间和显着较小的面积来实现这些性能改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号