首页> 外文期刊>IEEE transactions on circuits and systems. II, Express briefs >1.25/2.5-Gb/s Dual Bit-Rate Burst-Mode Clock Recovery Circuits in 0.18-$muhbox{m}$ CMOS Technology
【24h】

1.25/2.5-Gb/s Dual Bit-Rate Burst-Mode Clock Recovery Circuits in 0.18-$muhbox{m}$ CMOS Technology

机译:采用0.18- $ muhbox {m} $ CMOS技术的1.25 / 2.5-Gb / s双比特率突发模式时钟恢复电路

获取原文
获取原文并翻译 | 示例

摘要

A burst-mode clock recovery circuit with a novel dual bit-rate structure is presented. It utilizes two gated oscillators to align the clock with data edges and can operate in half-rate clocking mode, doubling data throughput, as well as in full-rate clocking mode. The gated oscillator reset-phase control scheme causes the starting phase of gated oscillators to alternate repeatedly between 0deg and 180deg according to the current clock phase. A prototype chip was designed with the 0.18-mum CMOS technology, and a 1.25/2.5-Gb/s dual-mode operation was verified by measurement
机译:提出了一种具有新型双比特率结构的突发模式时钟恢复电路。它利用两个门控振荡器使时钟与数据沿对齐,并且可以在半速率时钟模式下工作,使数据吞吐量加倍,也可以在全速率时钟模式下工作。门控振荡器复位相位控制方案使门控振荡器的起始相位根据当前时钟相位在0deg和180deg之间重复交替。设计了采用0.18微米CMOS技术的原型芯片,并通过测量验证了1.25 / 2.5 Gb / s双模运行

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号