首页> 外文期刊>Nanotechnology, IEEE Transactions on >A Novel Capacitorless 1T DRAM Cell for Data Retention Time Improvement
【24h】

A Novel Capacitorless 1T DRAM Cell for Data Retention Time Improvement

机译:新型无电容1T DRAM单元,可改善数据保留时间

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a silicon-with-partially-insulating-layer-on-silicon-on-insulator (SISOI) one-transistor dynamic random access memory (1T DRAM) cell to increase data retention time. A conventional 1T DRAM cell has a data retention problem because it stores holes in an SOI layer, which is not separated from the source/drain region. However, the proposed SISOI 1T DRAM cell can keep holes electrically separated from the source/drain region, which leads to the increase of data retention time.
机译:本文提出了一种带有部分绝缘层的绝缘体上硅(SISOI)单晶体管动态随机存取存储器(1T DRAM)单元,以增加数据保留时间。常规的1T DRAM单元存在数据保留问题,因为它在SOI层中存储了空穴,该空穴并未与源/漏区分开。然而,提出的SISOI 1T DRAM单元可以保持空穴与源/漏区电隔离,这导致数据保持时间的增加。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号