首页> 外文期刊>IEEE transactions on device and materials reliability >Component-Level Measurement for Transient-Induced Latch-up in CMOS ICs Under System-Level ESD Considerations
【24h】

Component-Level Measurement for Transient-Induced Latch-up in CMOS ICs Under System-Level ESD Considerations

机译:在系统级ESD考虑下的CMOS IC中瞬态感应锁存的组件级测量

获取原文
获取原文并翻译 | 示例

摘要

To accurately evaluate the immunity of CMOS ICs against transient-induced latch-up (TLU) under the system-level electrostatic discharge (ESD) test for electromagnetic compatibility (EMC) regulation, an efficient component-level TLU measurement setup with bipolar (underdamped sinusoidal) trigger is developed in this paper. A current-blocking diode and a current-limiting resistance, which are generally suggested to be used in the TLU measurement setup with bipolar trigger, are investigated for their impacts to both the bipolar trigger waveforms and the TLU immunity of the device under test (DUT). All the experimental results have been successfully verified with device simulation. Finally, a TLU measurement setup without a current-blocking diode but with a small current-limiting resistance, which can accurately evaluate the TLU immunity of CMOS ICs with neither overestimation nor electrical-over-stress damage to the DUT during the TLU test, is suggested. The suggested measurement setup has been verified with silicon-controlled-rectifier test structures and real circuitry (ring oscillator) fabricated in 0.25-mum CMOS technology
机译:为了在系统级静电放电(ESD)测试下通过电磁兼容性(EMC)调节来准确评估CMOS IC对瞬态感应闩锁(TLU)的抵抗力,该器件采用双极性(阻尼不足的正弦波)进行有效的组件级TLU测量)触发器是本文开发的。研究了通常建议在带双极触发的TLU测量设置中使用的电流阻挡二极管和限流电阻对双极性触发波形和被测器件(DUT)的TLU抗扰性的影响)。所有实验结果均已通过设备仿真成功验证。最后,不带限流二极管但具有小限流电阻的TLU测量设置是可以准确评估CMOS IC的TLU抗扰性,而在TLU测试期间既不会高估DUT,也不会对DUT造成过大的电应力损坏建议。建议的测量设置已通过硅可控整流器测试结构和采用0.25微米CMOS技术制造的实际电路(环形振荡器)进行了验证

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号