首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Probabilistic simulation for reliability analysis of CMOS VLSI circuits
【24h】

Probabilistic simulation for reliability analysis of CMOS VLSI circuits

机译:CMOS VLSI电路可靠性分析的概率模拟

获取原文
获取原文并翻译 | 示例

摘要

A current-estimation approach to support the analysis of electromigration (EM) failures in power supply and ground buses of CMOS VLSI circuits is discussed. It uses the original concept of probabilistic simulation to efficiently generate accurate estimates of the expected current waveform required for electromigration analysis. Thus, the approach is pattern-independent and relieves the designer of the tedious task of specifying logical input waveforms. This approach has been implemented in the program CREST (current estimator) which has shown excellent accuracy and dramatic speedups compared with traditional approaches. The approach and its implementation are described, and the results of numerous CREST runs on real circuits are presented.
机译:讨论了一种用于估算CMOS VLSI电路的电源和接地总线中的电迁移(EM)故障的电流估计方法。它使用概率模拟的原始概念来有效生成电迁移分析所需的预期电流波形的准确估计。因此,该方法与模式无关,并且减轻了设计人员指定逻辑输入波形的繁琐任务。此方法已在CREST(当前估算器)程序中实现,与传统方法相比,该程序显示出出色的准确性和显着的加速效果。描述了该方法及其实现,并给出了在实际电路上运行的大量CREST的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号