首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >A partition and resynthesis approach to testable design of large circuits
【24h】

A partition and resynthesis approach to testable design of large circuits

机译:大型电路可测试设计的分区和再合成方法

获取原文
获取原文并翻译 | 示例

摘要

We present a new area-efficient procedure for embedding test function into the gate-level implementation of a sequential circuit. First, we develop a test machine embedding technique for a given gate-level implementation of a finite state machine. The test machine states are mapped onto the states of the given circuit such that a minimum number of new state variable dependencies are introduced. The composite function is optimized. Experimental results show that our method yields testable machine implementations that have lower area than the corresponding full scan designs. The test generation complexity for our machine implementation is the same as that for a full scan design. To apply the method to large gate-level designs, we partition the circuit into interconnected finite-state machines. Each component state machine can be specified either as its gate-level implementation or as the extracted state diagram. We incorporate test functions into each component finite state machine such that the entire interconnection of the augmented components has the same testability properties as the product machine with a single test function. ISCAS '89 benchmark circuits are partitioned into component finite state machines using a new testability-directed partitioning algorithm. Again, our embedding procedure results in testable circuits that have lower area than the corresponding full scan designs.
机译:我们提出了一种用于将测试功能嵌入到顺序电路的门级实现中的面积有效的新程序。首先,我们为有限状态机的给定门级实现开发了一种测试机嵌入技术。将测试机状态映射到给定电路的状态,以便引入最少数量的新状态变量依赖项。复合功能已优化。实验结果表明,我们的方法产生的可测试机器实现的面积小于相应的全扫描设计。我们的机器实现的测试生成复杂度与全扫描设计的相同。为了将该方法应用于大型门级设计,我们将电路划分为互连的有限状态机。可以将每个组件状态机指定为其门级实现或提取的状态图。我们将测试功能合并到每个组件有限状态机中,以便增强组件的整个互连具有与具有单个测试功能的产品机器相同的可测试性。 ISCAS '89基准电路使用一种新的以可测试性为导向的划分算法,划分为组件有限状态机。同样,我们的嵌入过程导致可测电路的面积小于相应的全扫描设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号