首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Transparent DFT: a design for testability and test generation approach for synchronous sequential circuits
【24h】

Transparent DFT: a design for testability and test generation approach for synchronous sequential circuits

机译:透明DFT:针对同步时序电路的可测试性和测试生成方法的设计

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a design for testability (DFT) approach for synchronous sequential circuits that combines scan with nonscan DFT in a transparent way. DFT control inputs and scan chain inputs are used as primary inputs of the circuit, and scan chain outputs are used as primary outputs of the circuit during test generation to eliminate the distinction between functional clock cycles and the various types of nonfunctional clock cycles. The result is 1) short test application times due to the nonscan DFT modes and the ability to use limited scan operations and 2) the ability to detect all the combinationally irredundant faults due to the scan mode.
机译:本文介绍了一种用于同步时序电路的可测试性(DFT)方法的设计,该方法以透明方式将扫描与非扫描DFT结合在一起。 DFT控制输入和扫描链输入用作电路的主要输入,而扫描链输出则在测试生成期间用作电路的主要输出,以消除功能时钟周期与各种类型的非功能时钟周期之间的区别。结果是:1)由于采用非扫描DFT模式且能够使用有限的扫描操作,因此测试应用时间短,并且2)具有检测由于扫描模式而导致的所有组合冗余故障的能力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号