首页> 外文期刊>IEEE Transactions on Computers >Nonscan design for testability for synchronous sequential circuits based on conflict resolution
【24h】

Nonscan design for testability for synchronous sequential circuits based on conflict resolution

机译:基于冲突解决方案的同步时序电路可测试性的非扫描设计

获取原文
获取原文并翻译 | 示例

摘要

A testability measure called conflict, based on conflict analysis in the process of sequential circuit test generation is introduced to guide nonscan design for testability. The testability measure indicates the number of potential conflicts to occur or the number of clock cycles required to detect a fault. A new testability structure is proposed to insert control points by switching the extra inputs to primary inputs, using whichever extra inputs of all control points can be controlled by independent signals. The proposed design for testability approach is economical in delay, area, and pin overheads. The nonscan design for testability method based on the conflict measure can reduce many potential backtracks and make many hard-to-detect faults easy-to-detect; therefore, it can enhance actual testability of the circuit greatly. Extensive experimental results are presented to demonstrate the effectiveness of the method.
机译:在顺序电路测试生成过程中,基于冲突分析,引入了一种称为冲突的可测性度量,以指导非扫描设计的可​​测性。可测试性度量指示发生潜在冲突的次数或检测故障所需的时钟周期数。提出了一种新的可测试性结构,通过将额外的输入切换为主要输入来插入控制点,无论使用哪个控制点的额外输入都可以通过独立的信号进行控制。所提出的可测性方法设计在延迟,面积和引脚开销方面都是经济的。基于冲突度量的可测性方法的非扫描设计可以减少许多潜在的回溯,并使许多难以检测的故障易于检测。因此,它可以大大提高电路的实际可测试性。提出了广泛的实验结果以证明该方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号