首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Delay-optimal clustering targeting low-power VLSI circuits
【24h】

Delay-optimal clustering targeting low-power VLSI circuits

机译:针对低功耗VLSI电路的延迟最优聚类

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a delay-optimal clustering algorithm for minimizing the power dissipation in a very large scale integration (VLSI) circuit. Traditional approaches for delay-optimal clustering are based on Lawler's clustering algorithm which makes no attempt to explore alternative clustering solutions that have the same delay but lower power implementations. Our algorithm implicitly enumerates alternate clusterings and selects a clustering solution which has the same delay, but the lowest power dissipation. For tree circuits, the proposed algorithm produces delay- and power-optimal clustering, whereas for nontree circuits it produces delay-optimal clustering with significantly reduced power dissipation. The proposed mechanism can be used to generate power minimized clusters for various applications such as preprocessing designs for partitioning, clustering logic during synthesis, etc. The mechanism can also be deployed hierarchically to generate circuit partitioning solutions directly.
机译:本文提出了一种延迟最优聚类算法,用于将超大规模集成电路(VLSI)电路中的功耗降至最低。传统的延迟最佳聚类方法基于Lawler的聚类算法,该算法没有尝试探索具有相同延迟但功耗较低的替代聚类解决方案。我们的算法隐式枚举替代聚类,并选择具有相同延迟但功耗最低的聚类解决方案。对于树形电路,所提出的算法产生了延迟和功率最优的聚类,而对于非树形电路,它产生了延迟最优的聚类,并且功耗大大降低。所提出的机制可以用于生成用于各种应用的功耗最小的群集,例如用于分区的预处理设计,综合期间的群集逻辑等。该机制还可以分层部署以直接生成电路分区解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号