首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >Thermal-Aware Methodology for Repeater Insertion in Low-Power VLSI Circuits
【24h】

Thermal-Aware Methodology for Repeater Insertion in Low-Power VLSI Circuits

机译:低功率VLSI电路中中继器插入的热感知方法

获取原文
获取原文并翻译 | 示例

摘要

In this paper, the impact of thermal effects on low-power repeater insertion methodology is studied. An analytical methodology for thermal-aware repeater insertion that includes the electrothermal coupling between power, delay, and temperature is presented, and simulation results with global interconnect repeaters are discussed for 90- and 65-nm technology. Simulation results show that the proposed thermal-aware methodology can save 17.5% more power consumed by the repeaters compared to a thermal-unaware methodology for a given allowed delay penalty. In addition, the proposed methodology also results in a lower chip temperature, and thus, extra leakage power savings from other logic blocks.
机译:在本文中,研究了热效应对低功率中继器插入方法的影响。提出了一种热感知中继器插入的分析方法,其中包括功率,延迟和温度之间的电热耦合,并讨论了针对90和65 nm技术的全局互连中继器的仿真结果。仿真结果表明,与给定允许延迟损失的无热感知方法相比,与无热感知方法相比,所提出的热感知方法可以节省转发器功耗的17.5%。另外,所提出的方法还导致较低的芯片温度,并因此节省了其他逻辑模块的额外泄漏功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号